Dear customers, due to the implementation of the GDPR policy in Europe, UTSOURCE has also made adjustment accordingly to meet the policy requirements. Please read the new privacy policy carefully and this window will no longer pop up after you accept it.
Delivery Address
+ アドレスの追加
新運送先
*追跡情報を時間内に受信できるように、携帯電話番号を正しく入力してください。
国コード
お気に入り
Utsource certified used parts
Utsource認定済みの中古部品は、次の保証を提供します。
1. Utsourceは、外観検査(外観に深刻な損傷がない)を含む商品を検査し、資格のある正直なサプライヤーを選択し、98%の資格率を保証します。
2.一部の部品は機械でテストされています。
3. Utsource認定部品は、60日以内であれば無条件で返品および返金できます。
製品の説明
MPU POWERQUICC II PRO 672TBGA
このサイトで使用されているすべての製品名、商標、ブランド、ロゴは、それぞれの所有者の財産です。 これらの名前、商標、ブランド、およびロゴを使用した製品の描写、説明、または販売は、識別のみを目的としており、権利所有者との提携または許可を示すことを意図したものではありません。
Overview
This section provides a high-level overview of the device features. shows the major functional units within the MPC8347EA.
Major features of the device are as follows:
● Embedded PowerPC e300 processor core; operates at up to 667 MHz
— High-performance, superscalar processor core
— Floating-point, integer, load/store, system register, and branch processing units
— 32-Kbyte instruction cache, 32-Kbyte data cache
— Lockable portion of Ll cache
— Dynamic power management
— Software-compatible with the other Freescale processor families that implement Power Architecture technology
● Double data rate, DDR 1/DDR2 SDRAM memory controller
— Programmable timing supporting DDR1 and DDR2 SDRAM
— 32- or 64-bit data interface, up to 400 MHz data rate for TBGA, 266 MHz for PBGA
— Up to four physical banks (chip selects), each bank up to 1 Gbyte independently addressable
— DRAM chip configurations from 64 Mbits to 1 Gbit with x8/x 16 data ports
— Full error checking and correction (ECC) support
— Support for up to 16 simultaneous open pages (up to 32 pages for DDR2)
— Contiguous or discontiguous memory mapping
— Read-modify-write support
— Sleep-mode support for SDRAM self refresh
— Auto refresh
— On-the-fly power management using CKE
— Registered DIMM support
— 2.5-V SSTL2 compatible IO for DDR1, 1.8-V SSTL2 compatible I/O for DDR2
● Dual three-speed (10/100/ 1000) Ethernet controllers (TSECs)
— Dual controllers designed to comply with IEEE 802.3TM, 802.3uTM, 820.3xTM, 802.3zTM, 802.3acTM standards
— Ethernet physical interfaces:
- 1000 Mbps IEEE Std. 802.3 GMIIRGMI, IEEE Std. 802.3z TBI/RTBI, full-duplex
- 10/100 Mbps IEEE Std. 802.3 MII full- and half-duplex
— Buffer descriptors are backward-compatible with MPC8260 and MPC860T 10/100 programming models
— 9.6-Kbyte jumbo frame support
— RMON statistics support
— Internal 2-Kbyte transmit and 2-Kbyte receive FIFOs per TSEC module
— MII management interface for control and status
— Programmable CRC generation and checking
● PCI interface
— Designed to comply with PCI Specification Revision 2.3
— Data bus width:
- 32- bit data PCI interface operating at up to 66 MHz
— PCI 3.3-V compatible
— PCI host bridge capabilities
— PCI agent mode on PCI interface
— PCI-to-memory and memory-to-PCI streaming
— Memory prefetching of PCI read accesses and support for delayed read transactions
— Posting of processor-to-PCI and PCI-to-memory writes
— On-chip arbitration supporting five masters on PCI
— Accesses to all PCI address spaces
— Parity supported
— Selectable hardware-enforced coherency
— Address translation units for address mapping between host and peripheral
— Dual address cycle for target
— Internal configuration registers accessible from PCI
● Security engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP, IEEE Std. 802.11i, iSCSI, and IKE processing. The security engine contains four crypto-channels, a controller, and a set of crypto execution units (EUs):
— Public key execution unit (PKEU):
- RSA and Diffe-Hellman algorithms
- Programmable field size up to 2048 bits
- Elliptic curve cryptography
- F2m and F(p) modes
- Programmable field size up to 511 bits
— Data encryption standard (DES) execution unit (DEU)
- DES and 3DES algorithms
- Two key (K1, K2) or three key (K1, K2, K3) for 3DES
- ECB and CBC modes for both DES and 3DES
— Advanced encryption standard unit (AESU)
- Implements the Rijndael symmetric-key cipher
- Key lengths of 128, 192, and 256 bits
— ECB, CBC, CCM, and counter (CTR) modes
— XOR parity generation accelerator for RAID applications
— ARC four execution unit (AFEU)
- Stream cipher compatible with the RC4 algorithm
- 40- to 128-bit programmable key
— Message digest execution unit (MDEU)
- SHA with 160-, 224-, or 256-bit message digest
- MD5 with 128-bit message digest
- HMAC with either algorithm
— Random number generator (RNG)
— Four crypto-channels, each supporting multi-command descriptor chains
- Static and/or dynamic assignment of crypto-execution units through an integrated controller
- Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
● Universal serial bus (USB) dual role controller
— USB on-the-go mode with both device and host functionality
— Complies with USB specification Rev. 2.0
— Can operate as a stand-alone USB device
- One upstream facing port
- Six programmable USB endpoints
— Can operate as a stand-alone USB host controller
- USB root hub with one downstream-facing port
- Enhanced host controller interface (EHCI) compatible
- High-speed (480 Mbps), full speed (12 Mbps), and low-speed (1.5 Mbps) operations
— External PHY with UTMI, serial and UTMI+ low-pin interface (ULPI)
● Universal serial bus (USB) multi-port host controller
— Can operate as a stand-alone USB host controller
- USB root hub with one or two downstream-facing ports
- Enhanced host controller interface (EHCI) compatible
- Complies with USB Specification Rev. 2.0
— High-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operations
— Direct connection to a high-speed device without an external hub
— External PHY with serial and low-pin count (ULPI) interfaces
● Local bus controller (LBC)
— Multiplexed 32-bit address and data operating at up to 133 MHz
— Eight chip selects for eight external slaves
— Up to eight-beat burst transfers
— 32-, 16-, and 8-bit port sizes controlled by an on-chip memory controller
— Three protocol engines on a per chip select basis:
- General-purpose chip select machine (GPCM)
- Three user-programmable machines (UPMs)
- Dedicated single data rate SDR AM controller
— Parity support
— Default boot ROM chip select with configurable bus width (8-, 16-, or 32-bit)
● Programmable interrupt controller (PIC)
— Functional and programming compatibility with the MPC8260 interrupt controller
— Support for 8 external and 35 internal discrete interrupt sources
— Support for 1 external (optional) and 7 internal machine checkstop interrupt sources
— Programmable highest priority request
— Four groups of interrupts with programmable priority
— External and internal interrupts directed to host processor
— Redirects interrupts to external INTA pin in core disable mode.
— Unique vector number for each interrupt source
● Dual industry-standard FC interfaces
— Two-wire interface
— Multiple master support
— Master or slave I2C mode support
— On-chip digital filtering rejects spikes on the bus
— System initialization data optionally loaded from I2C-1 EPROM by boot sequencer embedded hardware
● DMA contoller
— Four independent virtual channels
— Concurrent execution across multiple channels with programmable bandwidth control
— Handshaking (external control) signals for all channels: DMA_ DREQ[0:3], DMA_ DACK[0:3], DMA_ DDONE[0:3]
— All channels accessible to local core and remote PCI masters
— Misaligned transfer capability
— Data chaining and direct mode
— Interrupt on completed segment and chain
● DUART
— Two 4-wire interfaces (RxD, TxD, RTS, CTS)
— Programming model compatible with the original 16450 UART and the PC16550D
● Serial peripheral interface (SPI) for master or slave
● General-purpose parallel IO (GPIO)
— 52 parallel I/O pins multiplexed on various chip interfaces
● System timers
— Periodic interrupt timer
— Real-time clock
— Software watchdog timer
— Eight general-purpose timers
● Designed to comply with IEEE Std. 1149. 1TM, JTAG boundary scan
● Integrated PCI bus and SDR AM clock generation
Electrical Characteristics
This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8347EA. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.
Overall DC Electrical Characteristics
This section covers the ratings, conditions, and other characteristics.
データシートの最初の 3 ページのプレビュー
同じメーカーの部品番号
同じカテゴリ
Japan からの 44 件のバイヤーレビュー
Heather King
Length of registration:7 years
I recently ordered an IC MPC8347CZUAGDB from your company and I am very pleased with the product. The IC is of high quality and performs as expected. It is a great choice for embedded applications, as it offers a wide range of features and functions. The integrated peripherals and interfaces make it easy to integrate into a variety of systems. I am very satisfied with the performance of the IC and
0
0
もとに戻す0
03/17/2023
欧州決済方法
アジア決済方法
アメリカア決済方法
国際決済方法
注文
支払い
送料
ギフトクーポン/プラスサービス
戻る
返品は通常、荷物の配達日から60日以内に完了すると受け付けられます。
欠陥(不適合製品の第三者品質報告書を提供してください)
返送料金は前払いする必要があります。 代金引換貨物は受け付けません。
保証ポリシー
すべてのUTSOURCEの購入には、60日間の返金返品ポリシーに加えて、製造上の欠陥に対する90日間のUTSOURCE保証があります。この保証は、不適切な顧客の組み立て、顧客による指示に従わないこと、製品の変更によって欠陥が生じたアイテムには適用されません。 、過失または不適切な操作。
MPC8347CZUAGDB
MPC8347CZUAGDBには世界中にいくつかのブランドがあり、地域の違いや買収によりMPC8347CZUAGDBの別名が付けられる場合があります。 MPC8347CZUAGDBは次の名前でも知られています。
購入オプション
在庫状態: 5000
最小数量: 1
合計額:
単価:3920
UTSOURCE
国:
United States
速達:(FEDEX, UPS, DHL, TNT)¥28405以上のご注文で、最初の0.5kg配送料無料。超過分は別途請求。
Judy顧客管理者
sales@utsource.com
(888) 766 5577
+86 15302769052
+1 (312)899-4831
(whatsapp only)
いつでも最高のサービスを提供する、専用のカスタマーサービス。
生産の専門家を停止し、生産を停止し、見つけるのが難しい多数の電子部品を提供し、メンテナンス会社を促進することができます
Reply to
submit